-
- Downloads
ppc/85xx: Fix LCRR_CLKDIV defines
For some reason the CLKDIV field varies between SoC in how it interprets the bit values. All 83xx and early (e500v1) PQ3 devices support: clk/2: CLKDIV = 2 clk/4: CLKDIV = 4 clk/8: CLKDIV = 8 Newer PQ3 (e500v2) and MPC86xx support: clk/4: CLKDIV = 2 clk/8: CLKDIV = 4 clk/16: CLKDIV = 8 Ensure that the MPC86xx and MPC85xx still get the same behavior and make the defines reflect their logical view (not the value of the field). Signed-off-by:Kumar Gala <galak@kernel.crashing.org> Acked-by:
Peter Tyser <ptyser@xes-inc.com>
Showing
- include/asm-ppc/fsl_lbc.h 8 additions, 0 deletionsinclude/asm-ppc/fsl_lbc.h
- include/configs/XPEDITE5170.h 1 addition, 1 deletioninclude/configs/XPEDITE5170.h
- include/configs/XPEDITE5200.h 1 addition, 1 deletioninclude/configs/XPEDITE5200.h
- include/configs/XPEDITE5370.h 1 addition, 1 deletioninclude/configs/XPEDITE5370.h
Loading
Please register or sign in to comment