Newer
Older
* Simple ARM debug interface for Arduino, using the SWD (Serial Wire Debug) port.
*
* Copyright (c) 2013 Micah Elizabeth Scott
*
* Permission is hereby granted, free of charge, to any person obtaining a copy of
* this software and associated documentation files (the "Software"), to deal in
* the Software without restriction, including without limitation the rights to
* use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
* the Software, and to permit persons to whom the Software is furnished to do so,
* subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included in all
* copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
* FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
* COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
* IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
*/
#include <Arduino.h>
#include "arm_debug.h"
bool ARMDebug::begin(unsigned clockPin, unsigned dataPin, LogLevel logLevel)
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
this->clockPin = clockPin;
this->dataPin = dataPin;
this->logLevel = logLevel;
pinMode(clockPin, OUTPUT);
pinMode(dataPin, INPUT_PULLUP);
// Invalidate cache
cache.select = 0xFFFFFFFF;
// Put the bus in a known state, and trigger a JTAG-to-SWD transition.
wireWriteTurnaround();
wireWrite(0xFFFFFFFF, 32);
wireWrite(0xFFFFFFFF, 32);
wireWrite(0xE79E, 16);
wireWrite(0xFFFFFFFF, 32);
wireWrite(0xFFFFFFFF, 32);
wireWrite(0, 32);
wireWrite(0, 32);
// Retrieve IDCODE
uint32_t idcode;
if (!dpRead(IDCODE, false, idcode)) {
log(LOG_ERROR, "No ARM processor detected. Check power and cables?");
return false;
}
// Verify debug port part number only. This isn't allowed to change, and it's a good early sanity check.
if ((idcode & 0x0FF00001) != 0x0ba00001) {
// For reference, the K20's IDCODE is 0x4ba00477 over JTAG vs. 0x2ba01477 over SWD.
log(LOG_ERROR, "ARM Debug Port has an incorrect part number (IDCODE: %08x)", idcode);
return false;
}
log(LOG_NORMAL, "Found ARM processor debug port (IDCODE: %08x)", idcode);
// Initialize CTRL/STAT, request system and debugger power-up
if (!dpWrite(CTRLSTAT, false, CSYSPWRUPREQ | CDBGPWRUPREQ))
return false;
// Wait for power-up acknowledgment
uint32_t ctrlstat;
if (!dpReadPoll(CTRLSTAT, ctrlstat, CDBGPWRUPACK | CSYSPWRUPACK, -1)) {
log(LOG_ERROR, "ARMDebug: Debug port failed to power on (CTRLSTAT: %08x)", ctrlstat);
return false;
}
// Reset the debug access port
if (!dpWrite(CTRLSTAT, false, CSYSPWRUPREQ | CDBGPWRUPREQ | CDBGRSTREQ))
return false;
// Wait for reset acknowledgment
if (!dpReadPoll(CTRLSTAT, ctrlstat, CDBGPWRUPACK | CSYSPWRUPACK | CDBGRSTACK, -1)) {
log(LOG_ERROR, "ARMDebug: Debug port failed to reset (CTRLSTAT: %08x)", ctrlstat);
return false;
}
// Clear reset request bit (leave power requests on)
if (!dpWrite(CTRLSTAT, false, CSYSPWRUPREQ | CDBGPWRUPREQ))
return false;
// Make sure the default debug access port is an AHB (memory bus) port, like we expect
uint32_t idr;
if (!apRead(MEM_IDR, idr))
return false;
if ((idr & 0xF) != 1) {
log(LOG_ERROR, "ARMDebug: Default access port is not an AHB-AP as expected! (IDR: %08x)", idr);
return false;
}
// Set up default CSW values for the AHB-AP.
(0 << 4) | // Auto-increment off
if (!apWrite(MEM_CSW, csw))
bool ARMDebug::memStore(uint32_t addr, uint32_t data)
bool ARMDebug::memLoad(uint32_t addr, uint32_t &data)
bool ARMDebug::memStore(uint32_t addr, uint32_t *data, unsigned count)
if (!apWrite(MEM_TAR, addr))
log(LOG_TRACE_MEM, "MEM Store [%08x] %08x", addr, *data);
if (!apWrite(MEM_DRW, *data))
bool ARMDebug::memLoad(uint32_t addr, uint32_t *data, unsigned count)
if (!apWrite(MEM_TAR, addr))
if (!apRead(MEM_DRW, *data))
log(LOG_TRACE_MEM, "MEM Load [%08x] %08x", addr, *data);
bool ARMDebug::apWrite(unsigned addr, uint32_t data)
return dpSelect(addr) && dpWrite(addr, true, data);
bool ARMDebug::apRead(unsigned addr, uint32_t &data)
// XXX: Extra dummy read here seems to be necessary. Why? What bug is this covering up?
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
return dpSelect(addr) && dpRead(addr, true, data) && dpRead(addr, true, data);
}
bool ARMDebug::dpReadPoll(unsigned addr, uint32_t &data, uint32_t mask, uint32_t expected, unsigned retries)
{
expected &= mask;
do {
if (!dpRead(addr, false, data))
return false;
if ((data & mask) == expected)
return true;
} while (retries--);
log(LOG_ERROR, "ARMDebug: Timed out while polling DP ([%08x] & %08x == %08x). Current value: %08x",
addr, mask, expected, data);
return false;
}
bool ARMDebug::apReadPoll(unsigned addr, uint32_t &data, uint32_t mask, uint32_t expected, unsigned retries)
{
expected &= mask;
do {
if (!apRead(addr, data))
return false;
if ((data & mask) == expected)
return true;
} while (retries--);
log(LOG_ERROR, "ARMDebug: Timed out while polling AP ([%08x] & %08x == %08x). Current value: %08x",
addr, mask, expected, data);
return false;
}
bool ARMDebug::memPoll(unsigned addr, uint32_t &data, uint32_t mask, uint32_t expected, unsigned retries)
{
expected &= mask;
do {
if (!memLoad(addr, data))
return false;
if ((data & mask) == expected)
return true;
} while (retries--);
log(LOG_ERROR, "ARMDebug: Timed out while polling MEM ([%08x] & %08x == %08x). Current value: %08x",
addr, mask, expected, data);
return false;
bool ARMDebug::dpSelect(unsigned addr)
* Select a new access port and/or a bank. Uses only the high byte and
* second nybble of 'addr'. This is cached, so redundant dpSelect()s have no effect.
uint32_t select = addr & 0xFF0000F0;
if (select != cache.select) {
if (!dpWrite(SELECT, false, select))
return false;
cache.select = select;
}
return true;
bool ARMDebug::dpWrite(unsigned addr, bool APnDP, uint32_t data)
log(LOG_TRACE_DP, "DP Write [%x:%x] %08x", addr, APnDP, data);
do {
wireWrite(packHeader(addr, APnDP, false), 8);
wireReadTurnaround();
ack = wireRead(3);
wireWriteTurnaround();
switch (ack) {
case 1: // Success
wireWrite(data, 32);
wireWrite(evenParity(data), 1);
wireWriteIdle();
log(LOG_TRACE_DP, "DP WAIT response, %d retries left", retries);
retries--;
break;
case 4: // FAULT
log(LOG_ERROR, "FAULT response during write (addr=%x APnDP=%d data=%08x)",
addr, APnDP, data);
if (!handleFault())
log(LOG_ERROR, "Error during fault recovery!");
log(LOG_ERROR, "PROTOCOL ERROR response during write (ack=%x addr=%x APnDP=%d data=%08x)",
ack, addr, APnDP, data);
return false;
}
} while (retries--);
log(LOG_ERROR, "WAIT timeout during write (addr=%x APnDP=%d data=%08x)",
addr, APnDP, data);
return false;
bool ARMDebug::dpRead(unsigned addr, bool APnDP, uint32_t &data)
unsigned retries = 10;
unsigned ack;
do {
wireWrite(packHeader(addr, APnDP, true), 8);
wireReadTurnaround();
ack = wireRead(3);
switch (ack) {
case 1: // Success
data = wireRead(32);
if (wireRead(1) != evenParity(data)) {
wireWriteTurnaround();
log(LOG_ERROR, "PARITY ERROR during read (addr=%x APnDP=%d data=%08x)",
addr, APnDP, data);
return false;
}
wireWriteTurnaround();
wireWriteIdle();
log(LOG_TRACE_DP, "DP Read [%x:%x] %08x", addr, APnDP, data);
return true;
case 2: // WAIT
wireWriteTurnaround();
wireWriteIdle();
log(LOG_TRACE_DP, "DP WAIT response, %d retries left", retries);
retries--;
break;
case 4: // FAULT
wireWriteTurnaround();
log(LOG_ERROR, "FAULT response during read (addr=%x APnDP=%d)", addr, APnDP);
if (!handleFault())
log(LOG_ERROR, "Error during fault recovery!");
return false;
default:
wireWriteTurnaround();
log(LOG_ERROR, "PROTOCOL ERROR response during read (ack=%x addr=%x APnDP=%d)", ack, addr, APnDP);
return false;
}
} while (retries--);
log(LOG_ERROR, "WAIT timeout during read (addr=%x APnDP=%d)", addr, APnDP);
return false;
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
bool ARMDebug::handleFault()
{
// Read CTRLSTAT to see what the fault was, and set appropriate ABORT bits
uint32_t ctrlstat;
uint32_t abortbits = 0;
if (!dpRead(CTRLSTAT, false, ctrlstat))
return false;
if (ctrlstat & (1 << 7)) {
log(LOG_ERROR, "FAULT: Detected WDATAERR");
abortbits |= 1 << 3;
}
if (ctrlstat & (1 << 5)) {
log(LOG_ERROR, "FAULT: Detected STICKYERR");
abortbits |= 1 << 2;
}
if (ctrlstat & (1 << 4)) {
log(LOG_ERROR, "FAULT: Detected STICKCMP");
abortbits |= 1 << 1;
}
if (ctrlstat & (1 << 1)) {
log(LOG_ERROR, "FAULT: Detected STICKORUN");
abortbits |= 1 << 4;
}
if (abortbits && !dpWrite(ABORT, false, abortbits))
return false;
return true;
}
uint8_t ARMDebug::packHeader(unsigned addr, bool APnDP, bool RnW)
{
bool a2 = (addr >> 2) & 1;
bool a3 = (addr >> 3) & 1;
bool parity = APnDP ^ RnW ^ a2 ^ a3;
return (1 << 0) | // Start
(APnDP << 1) |
(RnW << 2) |
((addr & 0xC) << 1) |
(parity << 5) |
(1 << 7) ; // Park
word = (word & 0xFFFF) ^ (word >> 16);
word = (word & 0xFF) ^ (word >> 8);
word = (word & 0xF) ^ (word >> 4);
word = (word & 0x3) ^ (word >> 2);
word = (word & 0x1) ^ (word >> 1);
return word;
void ARMDebug::wireWrite(uint32_t data, unsigned nBits)
log(LOG_TRACE_SWD, "SWD Write %08x (%d)", data, nBits);
while (nBits--) {
digitalWrite(dataPin, data & 1);
data >>= 1;
digitalWrite(clockPin, LOW);
digitalWrite(clockPin, HIGH);
}
void ARMDebug::wireWriteIdle()
{
// Minimum 8 clock cycles.
wireWrite(0, 32);
}
uint32_t result = 0;
uint32_t mask = 1;
unsigned count = nBits;
while (count--) {
if (digitalRead(dataPin)) {
result |= mask;
}
mask <<= 1;
digitalWrite(clockPin, LOW);
digitalWrite(clockPin, HIGH);
}
log(LOG_TRACE_SWD, "SWD Read %08x (%d)", result, nBits);
log(LOG_TRACE_SWD, "SWD Write trn");
digitalWrite(dataPin, HIGH);
pinMode(dataPin, INPUT_PULLUP);
digitalWrite(clockPin, LOW);
digitalWrite(clockPin, HIGH);
pinMode(dataPin, OUTPUT);
log(LOG_TRACE_SWD, "SWD Read trn");
digitalWrite(dataPin, HIGH);
pinMode(dataPin, INPUT_PULLUP);
digitalWrite(clockPin, LOW);
digitalWrite(clockPin, HIGH);
void ARMDebug::log(int level, const char *fmt, ...)
if (level <= logLevel && Serial) {
va_list ap;
char buffer[256];
va_start(ap, fmt);
int ret = vsnprintf(buffer, sizeof buffer, fmt, ap);
va_end(ap);